Part Number Hot Search : 
80C32 STRRP MJ2500 SNK561 25F512 C3083 SEL5X20X BG3230R
Product Description
Full Text Search
 

To Download 88W8787 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  series marvell avastar 88W8787 soc wlan/bluetooth/fm single-chip soc product overview the marvell ? avastar? 88W8787 is a highly integrated system-on-a-chip (soc), specifcally designed to support high throughput data rates for next-generation products. the marvell avastar family of wireless devices delivers best-in- class single-function and multi-function radios for the entire spectrum of always-on consumer electronics devices. the marvell avastar 88W8787 soc is designed for both simultaneous and independent operation of the following: ? ieee 802.11a/g/b and 802.11n payload data rates for wireless local area network (wlan) ? bluetooth 3.0 + high speed (hs) (also compliant with bluetooth 2.1 + edr) ? fm transmit and receive (digital encoder/decoder fm radio with rds/rbds) the device supports the 802.11i security standard through implementation of the advanced encryption standard (aes)/counter mode cbc-mac protocol (ccmp), wired equivalent privacy (wep) with temporal key integrity protocol (tkip), advanced encryption standard (aes)/cipher-based message authentication code (cmac), and wlan authentication and privacy infrastructure (wapi) security mechanisms. for video, voice, and multimedia applications, 802.11e quality of service (qos) is supported. the device also supports 802.11h dynamic frequency selection (dfs) for detecting radar pulses when operating in the 5 ghz range. the 88W8787 supports generic interfaces including sdio, g-spi, high-speed uart, and pcm for connecting wlan, bluetooth, and fm to the host processor. for fm tx/rx, the device supports inter-ic sound (i2s) / analog stereo audio interfaces. an i2c-compatible interface is available to connect fm tx/rx to the host processor, as well. fm tx/rx can also share the host interface with bluetooth. the device is also equipped with a coexistence interface for external, co-located 2.4 ghz radios. available packaging includes a tfbga or csp fip chip option. block diagram fig 1. avastar 88W8787 soc block diagram 1 c p u b u s i n t e r n a l b u s coex is tenc e inte rf ac e (external co-located 2.4 ghz radio ) bl ue toot h bl uetoot h ba se band fm tx /rx fm rf inte rf ac e fm rf dm a c en cr yp ti on sr am 2 2 i s au di o co de c inte rf ac e a udi o in te rf ac e au di o c ode c co nt ro lle r pe ri ph er al bu s b u s cl o cke d se ri al un it se ri al eepr om 3-wire,4-w ir e inte rf ac e 1- wi re se ri al inte rf ac e pe ri p her al bu s un it 2- wi re se ri al inte rf ac e ho st in te rf aces jt ag inte rf ac e i s/ pc m bl uetooth ds p di re ct co nv er si on rf wl an tx wlan/b lu etooth rx bl uetooth tx /rx 2.4 gh z ex te rn al pa 5 gh z ex te r nal pa sp 3t wl an rf bl uetooth rf ln a ln a sh ar ed ln a ln a 5 gh z wl an rx 5 gh z wl an tx wl an ma c/base ba nd 802.11 ma c 802.11 baseband (dsss/ofdm ) co ex is tenc e ar bi te r rf ou tput rf inpu t sl eep cl oc k co mmon an al og un it xt al _in xt al _out gp io/led gp io po we r management ld o ba tte ry /low vo lt age ld o po we r do wn cp u inte rf ac e po we r management ti me rs / inte rr upt s sd io sd io g- sp i g- sp i ua rt 2 i c- co mp at ible 2 i c- co mpat ib le (s la ve fr om ho st ) hi gh sp eed ua rt co mmo n an al og marvel l fe ro ce on cpu pr oc esso r jt ag ro m 1. antenna can be used as an option to enhance performance
series marvell avastar 88W8787 soc applications ? wlan/bluetooth/fm enabled cellular handsets ? portable audio/video devices and accessories ? personal navigation devices ? personal digital assistants ? gaming platforms general features ? simultaneous and independent wlan, bluetooth, and fm tx/rx operation ? coexistence with cellular and other on-chip radios ? low power dissipation ? cmos and low-swing sine wave input clock ? digital audio interfaces (i2s and pcm) ? 12, 13, 19.2, 24, 26, 38.4, and 52 mhz crystal clock support with auto- frequency detection using external 32.768 khz cmos-level sleep clock ? power management with external sleep clock support for fm tx/rx operation ? sleep and standby modes for low power operation ? fully compatible with marvell power management device(s) ieee 802.11 standards ? 802.11 data rates of 1 and 2 mbps ? 802.11b data rates of 5.5 and 11 mbps ? 802.11a/g data rates 6, 9, 12, 18, 24, 36, 48, and 54 mbps for multimedia content transmission ? 802.11g/b performance enhancements ? 802.11n compliant, with maximum data rates up to 72 mbps (20 mhz channel) and 150 mbps (40 mhz channel) ? 802.11d international roaming ? 802.11e qos block acknowledgement (with support for 802.11n extension) ? 802.11h transmit power control ? 802.11h dfs radar pulse detection ? 802.11i enhanced security ? 802.11k radio resource measurement ? 802.11r fast hand-off for ap roaming ? 802.11w protected management frames ? fully supports clients (stations) implementing ieee power save mode packaging ? 120-pin tfbga ? csp flip chip processor ? cpu - integrated marvell feroceon? cpu (armv5te-compliant) - 160 mhz maximum cpu clock speed ? dma - independent 2-channel direct memory access (dma) memory ? internal sram for tx frame queues/rx data buffers ? boot rom ? rom patching capability wlan mac ? ad-hoc and infrastructure modes ? rts/cts for operation under dcf ? hardware fltering of 32 multicast addresses and duplicate frame detection for up to 32 unicast addresses ? on-chip tx and rx fifo for maximum throughput ? open system and shared key authentication services ? a-mpdu rx (de-aggregation) and tx (aggregation) ? 20/40 mhz coexistence ? reduced inter-frame spacing (rifs) bursting ? management information base counters ? radio resource measurement counters ? block acknowledgement with 802.11n extension ? dynamic frequency selection (dfs) ? transmit beamformee support ? transmit rate adaptation ? transmit power control ? long and short preamble generation on a frame-by-frame basis for 802.11b frames wlan baseband ? 802.11n 1x1 siso with on-chip marvell siso rf radio ? backward compatibility with legacy 802.11a/g/b technology ? wlan/bluetooth lna sharing ? phy data rates up to 150 mbps ? 20, 40, 20 in 40 mhz, and duplicate legacy mode operation ? modulation and coding scheme (mcs)0~7 and 32 (duplicate 6 mbps) ? enhanced radar detection for long and shot pulse radar ? enhanced agc scheme for dfs channel ? japan dfs requirements for w53 and w56 ? radio resource measurement ? optional 802.11n siso features: - 20/40 mhz coexistence - 1-stream stbc reception - short guard interval - rifs on receive path - beamformee function and hardware acceleration - greenfeld tx/rx ? power save features wlan radio ? integrated direct-conversion radio ? 20 and 40 mhz channel bandwidths ? shared wlan/bluetooth receive input scheme for 2.4 ghz band wlan rx path ? direct conversion architecture eliminates need for external saw flter ? on-chip gain selectable lna with optimized noise fgure and power consumption ? high dynamic range agc function in receive mode wlan tx path ? external pa with power control ? closed/open loop power control (0.5 db increments) ? optimized tx gain distribution for linearity and noise performance specifications
series specifications wlan local oscillator ? fractional-n for multiple reference clock support ? fine channel step, afc (adaptive frequency control) wlan encryption ? wep 64- and 128-bit encryption with hardware tkip processing (wpa) ? aes-ccmp hardware implementation as part of 802.11i security standard (wpa2) ? enhanced aes engine performance ? aes-cipher-based message authentication code (cmac) as part of the 802.11w security standard ? wlan authentication and privacy infrastructure (wapi) bluetooth ? bluetooth 3.0 + hs (also compliant with bluetooth 2.1 + edr) ? bluetooth class 2 ? bluetooth class 1 ? single-ended, shared tx/rx path for bluetooth ? shared lna for wlan/bluetooth ? digital audio interfaces including pcm interface for voice applications and i2s for digital stereo applications ? baseband and radio bdr and edr packet types1 mbps (gfsk), 2 mbps ( p/4-dqpsk), and 3 mbps (8dpsk) ? fully functional bluetooth basebandafh, forward error correction, header error control, access code correlation, crc, encryption bit stream generation, and whitening ? adaptive frequency hopping (afh) including packet loss rate (plr) ? interlaced scan for faster connection setup ? simultaneous active acl connection support ? automatic acl packet type selection ? full master and slave piconet support ? scatternet support ? standard uart, g-spi, and sdio hci transport layer ? hci layer verifed to function with major profle stack vendors ? sco/esco links with hardware accelerated audio signal processing and hardware supported ppec algorithm for speech quality improvement ? all standard sco/esco voice coding ? all standard pairing, authentication, link key, and encryption operations ? standard bluetooth power saving mechanisms (i.e., hold, sniff modes) ? enhanced low power scan mode ? dynamic transmit power control (tpc) ? channel quality driven (cqd) data rate ? sbc off load for a2dp streaming ? wideband speech support fm radio ? worldwide fm band76C108 mhz ? full tx/rx operation with main clock as well as 32.768 khz external sleep clock ? channel spacing/frequency step size (50 khz steps) ? stereo analog and digital input/output for tx/rx fm rx path ? fm/rds/rbds receiver ? automatic frequency control (afc) ? auto search tuning ? softmute ? audio mute ? mono/stereo blending (signal dependent) ? digital fm demodulation ? rds data buffer ? fm audio routed internally as sco source ? programmable pre/de-emphasis (50/75 s) ? tmc (traffc alert) supported ? enable/disable stereo mode ? fm audio option to turn off cpu if no rds ? audio silence detection ? alternate frequency fm tx path ? fm/rds/rbds transmitter ? rds data buffer ? high tx output power (+125 dbvrms) for loop antenna ? auto scan for channel selection ? auto channel sync through rds ? audio mute ? audio automatic gain control (agc) ? compensation for 32 khz clock error coexistence ? coexistence interface for external, co-located 2.4 ghz radio - marvell 3/4-wire interface - wl_active 3/4-wire interface - wl_active 2-wire interface host interfaces ? sdio device interface (spi, 1-bit sdio, 4-bit sdio transfer modes at full clock range up to 75 mhz)[1] ? g-spi device interface (wlan and bluetooth)[2] ? high speed uart interface ? optional i2c-compatible slave interface for fm control peripheral bus interfaces ? clocked serial unit (csu) - 3-wire, 4-wire serial interface - 2-wire serial interface - 1-wire serial interface - spi serial eeprom ? general purpose input output (gpio) marvell avastar 88W8787 soc
the marvell advantage: marvell chipsets come with complete reference designs which include board layout designs, software, manufacturing diagnostic tools, documentation, and other items to assist customers with product evaluation and production. marvells worldwide feld application engineers collaborate closely with end customers to develop and deliver new leading-edge products for quick time-to-market. marvell utilizes world-leading semiconductor foundry and packaging services to reliably deliver high-volume and low-cost total solutions. about marvell: marvell is a leader in storage, communications, and consumer silicon solutions. marvells diverse product portfolio includes switching, transceiver, communications controller, processor, wireless, power management, and storage solutions that power the entire communications infrastructure, including enterprise, metro, home, storage, and digital entertainment solutions. for more information, visit our web site at www.marvell.com . copyright ? 2010. marvell international ltd. all rights reserved. marvell, moving forward faster, the marvell logo, alaska, anyvoltage, dsp switcher, fastwriter, feroceon, libertas, link street, phyadvantage, prestera, topdog, virtual cable tester, yukon, and zj are registered trademarks of marvell or its affliates. armada, avastar, carrierspan, linkcrypt, marvell smart, powersmart pfc, powered by marvell green pfc, qdeo, quietvideo, sheeva, twind, and vct are trademarks of marvell or its affliate. all other trademarks are the property of their respective owners. avastar_88W8787-01 2/10 marvell semiconductor, inc. 5488 marvell lan e santa clara, ca 95054 phone 408.222.2500 www.marvell.com series specifications audio interfaces ? audio codec interface - marvell class d audio amplifer - i2s (inter-ic sound) interface for audio data connection to analog- to-digital converters (adc) and digital-to-analog converters (dac) - master and slave mode for i2s, msb, and lsb audio interfaces - tri-state i2s interface capability ? pcm interface - master or slave mode - pcm bit width size of 8 bits or 16 bits - up to 4 slots with confgurable bit width and start positions - short frame and long frame synchronization - tri-state pcm interface capability test ? on-chip diagnostic information marvell avastar 88W8787 soc 1. sdio may be used as host interface for wlan, bluetooth, and fm. function 1 used for wlan, and function 2 used for bluetooth/fm. 2. g-spi may also used as a host interface for fm. g-spi may be shared between bluetooth and fm with wlan on a different host interface.


▲Up To Search▲   

 
Price & Availability of 88W8787

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X